### **EEC 180 Lab 1**

Bradley Manzo 916953788

#### **Objective and Introduction:**

The objective of the first part of this lab is to become familiar with the quartus and modelsim environments, while the objective of the second part is to review EEC 018 material and implement a simple verilog description. This is achieved through the use of karnaugh maps and using verilog assign statements. Finally the lab requires the construction of a test bench file in order to verify the behavior of the verilog description with the behavior of the DE10 FPGA board.

#### **Experiment:**

## Part 1. Implementing Basic Combinational Logic Gates on the DE10-Lite Board



Figure 1: lab1\_part1.v



Figure 3: Testbench Simulation of tb\_lab1\_part1.v

# Part 2. Implementing a Combinational Logic Decimal 7-segment Display for 4-bit Switch Inputs



Figure 4: Truth Table for Seven Segment Display



Figure 5: HEX1[7:0] K-Map and Equations



Figure 6: HEX0[7:0] K-Maps and Equations



Figure 7: lab1\_part2.v



Figure 9: Testbench Simulation of tb\_lab1\_part2.v

**Conclusion:** After completing the lab, I have become more familiar with the Quartus and Modelsim environments as well as the verilog HDL, and I am eager to apply some concepts such as the technique I was playing around with in Part 1 to future labs in this class.